

AND WASHINGTONE OF THE RESIDENCE OF THE SECOND SECO

### BRAC UNIVERSITY

CSE-350: Digital Electronics and Pulse techniques

Exp-03: Study of a TTL NAND gate with totem pole output

| Name of Arthur                 | Section: 06 |
|--------------------------------|-------------|
| Name: Wasif Islam ID: 21101199 | Group: 1    |

#### **OBJECTIVES**

- 1. Building standard TTL NAND Gate.
- 2. Measure the voltages and verify the circuit.

### Equipments and component list

#### Equipments

- 1. Digital Multimeter
- 2. DC power supply

#### Component

- NPN Transistor (C828) x5 pieces
- Diode 1N4003 x1 piece
- Capacitor 4.7 μF x1 piece
- · Resistors -
  - ♦ 4K x1 piece
  - ♦ 1.5K x1 piece
  - ♦ 1K x1 piece
  - ♦ 100 x1 piece

### Task-01: TTL NAND gate

#### THEORY

In this task, we will implement a Transistor-Transistor Logic (TTL) NAND gate with a totem-pole output. Transistor-Transistor Logic, or TTL, refers to the technology for designing and fabricating digital integrated circuits that employ logic gates consisting primarily of bipolar transistors. TTL is the successor of diodetransistor logic (DTL), overcoming the main problem associated with DTL, i.e., lack of speed. TTL provides

faster switching compared to DTL; in fact, TTL is the fastest saturated logic family. Figure 1 shows a basic

Fig 1: TTL NAND Gate

If any of the inputs A and B is LOW (0.2V), transistor Q1 and/or Q2 will operate in saturation mode and  $V_2$  node will have a voltage of  $0.2V + V_{CE}(sat) = 0.4V$  which causes transistors Q3 and Q4 to be in cut-off mode. Now, node  $V_4$  has 5V while  $V_6$  is obviously less than 5V because of voltage drop in  $R_4$  and Q5 will operate in forward-active mode which means  $V_{CE}$  of Q5 is 0.7V. As the diode  $D_1$  has a conducting voltage drop of 0.7V and  $V_Y$  will be  $V_4 - 0.7 - 0.7 = 3.6V$  approximately which we shall consider as high voltage in output. When both inputs are HIGH (5V), transistors Q1 and Q2 will operate in reverse-active mode. In this case, transistors Q3 and Q4 will be in saturation which ensures that  $V_{CE}$  of Q4 is 0.2V and thus the output is 0.2V (LOW).

The most basic TTL circuit has a single output transistor configured as an inverter with its emitter grounded and its collector tied to  $V_{CC}$  with a pull-up resistor, and with the output taken from its collector. Most TTL circuits, however, use a totem pole output circuit, which replaces the pull-up resistor with a  $V_{CC}$ -side transistor sitting on top of the output transistor. The emitter of the  $V_{CC}$ -side transistor (whose collector is tied to  $V_{CC}$ ) is connected to the collector of the output transistor (whose emitter is grounded) by a diode. The output is taken from the collector of the output transistor.

As mentioned earlier, TTL has a much higher speed than DTL. This is due to the fact that when the output transistor (Q4 in Figure 1) is turned off, there is a path for the stored charge in its base to dissipate through, allowing it to reach cut-off faster than a DTL output transistor. At the same time, the output capacitor is charged from  $V_{CC}$  through Q5 and the output diode ( $D_1$ ), allowing the output voltage to rise more quickly to logic '1' than in a DTL output wherein the output capacitor is charged through a resistor.

## Procedure:

- 1. Connect the circuit as shown in Figure 1.
- 2. Observe the output for all possible input combinations and fill up table-1.

# Data Table

| $V_A$                       | TZ    |       |       | · ·   |       |       |       |       |
|-----------------------------|-------|-------|-------|-------|-------|-------|-------|-------|
|                             | $V_B$ | $V_1$ | $V_2$ | $V_3$ | $V_4$ | $V_5$ | $V_6$ | $V_V$ |
| (V)                         | (V)   | (V)   | (V)   | (V)   | (V)   | (V)   | (V)   |       |
| 0                           | 0     | 0.67  | 0.01  | 0.08  | 4-9   | 4.26  | 4.56  | 3,72  |
| 0                           | 9-92  | 0.7   | 0.04  | 0.1   | -     |       |       | 4     |
| 1-92                        |       | 0.7   |       |       |       |       |       | 3.72  |
| 4.95                        | 9.0:  | 2 15  | 7     | 11    | 4.9   |       | × .   | 3,72  |
| 4.92                        | 1 92  | 2,17  | 1-52  | 0.77  | 0.79  | 0.33  | 4.93  | 0.02  |
| Table 1: Table for TTI NAND |       |       |       |       |       |       |       |       |

Table 1: Table for TTL NAND gate

### Report

Please answer the following questions briefly in the given space.

1. Why is totem-pole output used in place of a passive pull-up resistor?

tolem pole out put is use to ensure that the output of the cincult reaches a high voltage when pulled up and low rollage when pull down which passive pull up resistor fails to do so. Mas is who totem pol out put is used.

2. What is the function of Q3 transistor(phase-splitter)? Ans. when the inputs A and B is low (0.24), causing transistor Q1 and Q2 to operate in saturation, here Q3 transistor is cut--of a mode. as a result Q4 is also in cut-off mode. belaux there is no current flow through Q3 to it's bese. Again,

when input A,B is high Q1 and Q2 is in reverse active mode. and Q3 act as aphase spriter and this turn on Q4, allowing convent to Flow and giving a low output.

3. What may happen if diode  $D_1$  is not used in the circuit?

Ans. The diode helps to Habilize the output voltage. The diode prevents revents current tlow it prevents the output voltage from nising above Ver if diode was not use we would get inacurate output.

4. What is the mode of operation of the Q5 transistor when output is HIGH?

Ans. When both output are high. Q1 and Q are in reverse active mode. Q4 and Q4 will be in seturation. with Q3 and Q4 in seturation Q5 will be in cut off. So, the output voltage will be in cut off.

5. Draw the active portion of the circuit when output is LOW.

Ans.

Ans.

Output

B

Output

Ans.

6. What is the operating mode of Q1 and Q4 transistors when Input A is LOW? Verify using experimental

mode venified with the use of experimental data.

## Data Table

| V.   | V <sub>B</sub> | $V_1$ | $V_2$ | $V_3$ | $V_4$ | $V_5$ | $V_6$ | $V_Y$ |
|------|----------------|-------|-------|-------|-------|-------|-------|-------|
| (V)  | (V)            | (V)   | (V)   | (V)   | (V)   | (V)   | (V)   | (V)   |
| 0    | 0              | 0.67  | 0.01  | 0.03  | 4-91  | 4,26  | 4.56  | 3.72  |
| 0    | 422            | 0-7   | 0.04  | 91    | 1.91  | 4.26  | 4.56  | 3,72  |
| 1.92 | 0              |       | 0.05  |       | 4.91  | 4.26  | 4,56  | 3.92  |
| 4.92 |                |       |       |       | 0.79  | 0.33  | 4.93  | 0.02  |

Table 2: Table for TTL NAND gate

Signature 17.6.23